

# Gowin Software Quick Start Guide

SUG918-1.1E,2020-09-07

#### Copyright© 2020 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### Disclaimer

GOWINSEMI®, LittleBee®, Arora, and the GOWINSEMI logos are trademarks of GOWINSEMI and are registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders, as described at www.gowinsemi.com. GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. All information in this document should be treated as preliminary. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

# **Revision History**

| Date       | Version | Description                                                                                          |  | Description |  |
|------------|---------|------------------------------------------------------------------------------------------------------|--|-------------|--|
| 05/07/2020 | 1.0E    | Initial version published.                                                                           |  |             |  |
| 09/07/2020 | 1.1E    | <ul> <li>RTL schematic added;</li> <li>File encryption added;</li> <li>Tcl command added.</li> </ul> |  |             |  |

# **Contents**

| Contents                                   | i   |
|--------------------------------------------|-----|
| List of Figures                            | iii |
| List of Tables                             | v   |
| 1 About This Guide                         | 1   |
| 1.1 Purpose                                | 1   |
| 1.2 Related Documents                      | 1   |
| 1.3 Terminology and Abbreviations          | 1   |
| 1.4 Support and Feedback                   | 1   |
| 2 Introduction                             | 2   |
| 2.1 Design Flow                            | 2   |
| 2.2 Design Diagram                         | 2   |
| 3 Quick Start                              | 3   |
| 3.1 Create a New Project                   | 3   |
| 3.1.1 Create a New Project                 | 3   |
| 3.1.2 Generate MIPI D-PHY IP               | 4   |
| 3.1.3 Load File                            | 6   |
| 3.1.4 RTL Schematic                        | 6   |
| 3.2 Synplify Pro for Synthesis             | 7   |
| 3.2.1 Parameter Configuration              | 7   |
| 3.2.2 Synthesize                           | 8   |
| 3.3 Physical Constraints                   | 9   |
| 3.3.1 Create New Physical Constraints      | 9   |
| 3.3.2 Modify Physical Constraints          | 11  |
| 3.4 Timing Constraint                      | 11  |
| 3.4.1 Create New Timing Constraints        | 11  |
| 3.4.2 Modify Timing Constraints            | 13  |
| 3.5 GAO Configuration                      | 14  |
| 3.5.1 Create Standard Mode GAO Config File | 14  |
| 3.5.2 Configure Standard Mode GAO          | 14  |
| 3.6 GPA Configuration                      | 16  |

|     | 3.6.1 Create GPA Config File      | . 16 |
|-----|-----------------------------------|------|
|     | 3.6.2 Configure GPA               | . 17 |
|     | 3.7 Place & Route                 | . 21 |
|     | 3.7.1 Parameters Configuration    | . 21 |
|     | 3.7.2 Run PnR                     | . 22 |
|     | 3.8 Timing Optimization           | . 24 |
|     | 3.8.1 Timing Analysis             | . 24 |
|     | 3.8.2 Adjust Key Path             | . 24 |
|     | 3.9 Download Bitstream            | . 26 |
|     | 3.10 GAO Captures Data            | . 27 |
|     | 3.11 Output Files                 | . 28 |
|     | 3.11.1 Place&Route Report         | . 28 |
|     | 3.11.2 Ports and Pins Report      | . 29 |
|     | 3.11.3 Timing Report              | . 29 |
|     | 3.11.4 Power Analysis Report      | . 30 |
|     | 3.12 File Encryption              | . 30 |
|     | 3.12.1 Source File Encryption     | . 30 |
|     | 3.12.2 Simulation File Encryption | . 32 |
| 4 - | Tcl                               | 34   |
|     | 4.1 Tcl Edit Window               | . 34 |
|     | 4.2 Tcl Quick Start               | . 34 |
|     | 4.2.1 rm_file                     | . 34 |
|     | 4.2.2 add_file                    | . 34 |
|     | 4.2.3 set_file_enable             | . 35 |
|     | 4.2.4 set_option                  | . 35 |
|     | 4.2.5 run                         | . 36 |
|     | 4.2.6 set_device                  | . 36 |
|     | 4.2.7 saveto                      | 36   |

# **List of Figures**

| Figure 2-1 MIPI Design Diagram                         | 2    |
|--------------------------------------------------------|------|
| Figure 3-1 Create a New Project                        | 3    |
| Figure 3-2 Project Directory                           | 4    |
| Figure 3-3 MIPI RX Configuration                       | 4    |
| Figure 3-4 MIPI RX IP Directory                        | 5    |
| Figure 3-5 MIPI TX Configuration                       | 5    |
| Figure 3-6 Design Window                               | 6    |
| Figure 3-7 Load Files                                  | 6    |
| Figure 3-8 Synthesis Parameters Configuration          | 7    |
| Figure 3-9 Attributes and Instructions of Synplify Pro | 8    |
| Figure 3-10 Synthesize Completed                       | 8    |
| Figure 3-11 Synthesize Directory                       | 9    |
| Figure 3-12 I/O Constraints                            | . 10 |
| Figure 3-13 Physical Constraints Display               | . 11 |
| Figure 3-14 Clock Constraints                          | . 12 |
| Figure 3-15 Timing Report Constraints                  | . 13 |
| Figure 3-16 Timing Constraints Display                 | . 13 |
| Figure 3-17 Create GAO Config File                     | . 14 |
| Figure 3-18 Trigger Options Configuration              | . 15 |
| Figure 3-19 Capture Options Configuration              | . 15 |
| Figure 3-20 GAO Config File Display                    | 16   |
| Figure 3-21 Create GPA Config File                     | . 17 |
| Figure 3-22 General Setting Configuration              | . 18 |
| Figure 3-23 Rate Setting Configuration                 | . 19 |
| Figure 3-24 Clock Setting Configuration                | 20   |
| Figure 3-25 GPA Config File Display                    | 21   |
| Figure 3-26 Parameters Configuration                   | 22   |
| Figure 3-27 Place & Route Completed                    | 23   |
| Figure 3-28 PnR Directory                              | 23   |
| Figure 3-29 GAO Directory                              | 24   |
| Figure 3-30 Max. Frequency                             | 24   |
| Figure 3-31 Timing Path                                | 25   |

| Figure 3-32 Timing Path Highlighted | 26 |
|-------------------------------------|----|
| Figure 3-33 Timing Path Adjusted    | 26 |
| Figure 3-34 Programmer              | 27 |
| Figure 3-35 GAO Interface           | 27 |
| Figure 3-36 GAO Waveform Display    | 28 |
| Figure 3-37 Place & Route Report    | 28 |
| Figure 3-38 Ports & Pins Report     | 29 |
| Figure 3-39 Timing Report           | 30 |
| Figure 3-40 Power Analysis Report   | 30 |
| Figure 3-41 Hierarchy Window        | 31 |
| Figure 3-42 Pack User Design Window | 32 |
| Figure 4-1 tcl Edit Window          | 34 |

SUG918-1.1E iv

# **List of Tables**

| Table 1-1 Terminology and Abbreviations |
|-----------------------------------------|
|-----------------------------------------|

SUG918-1.1E v

1 About This Guide 1.1 Purpose

# 1 About This Guide

# 1.1 Purpose

This manual uses MIPI as an example to introduce Gowin Software and aims to help users get familiar with the usage and improve the design efficiency.

#### 1.2 Related Documents

You can find the related documents at www.gowinsemi.com:

- <u>SUG100</u>, Gowin Software User Guide
- <u>SUG935</u>, Gowin Design Physical Constraints User Guide
- SUG101, Gowin Design Timing Constraints User Guide
- <u>SUG114</u>, Gowin Analyzer Oscilloscope User Guide
- SUG282, Gowin Power Analyzer User Guide
- SUG502, Gowin Programmer User Guide.

# 1.3 Terminology and Abbreviations

Table 1-1 shows the abbreviations and terminology used in this manual.

Table 1-1 Terminology and Abbreviations

| Terminology and Abbreviations | Meaning                     |
|-------------------------------|-----------------------------|
| PnR                           | Place & Route               |
| GAO                           | Gowin Analyzer Oscilloscope |
| GPA                           | Power analyzer              |

# 1.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly by the following ways.

Website: www.gowinsemi.com

E-mail: support@gowinsemi.com

SUG918-1.1E 1(36)

2 Introduction 2.1 Design Flow

# 2 Introduction

# 2.1 Design Flow

Gowin software is available in Windows and Linux. It supports GUI running mode and commands running mode. Take the GUI running mode in Windows 10 and MIPI design as an instance to introduce quick start of Gowin software.

The design uses Synplify Pro to synthesize, FloorPlanner to add physical constraints, Timing Constraints Editor to add timing constraints, GAO to add GAO config file and to capture data, GPA to add GPA config file and Programmer to download bitstream.

# 2.2 Design Diagram

Gowin MIPI D-PHY TX RX IP applies to the serial display interface and serial camera interface for receiving or transmitting the image or video data. MIPI D-PHY provides its physical definition.

The design integrates MIPI RX IP and MIPI TX IP. ROM provides data for MIPI TX. MIPI TX transmits data and MIPI RX receives data. GAO captures the data received by MIPI RX to verify MIPI RX and MIPI TX. The design diagram is as shown in Figure 2-1.

Figure 2-1 MIPI Design Diagram



SUG918-1.1E 2(36)

# 3 Quick Start

# 3.1 Create a New Project

#### 3.1.1 Create a New Project

Open Gowin software and click "Start Page > Quick Start > New Project" to create a new project named as MIPI\_RX\_TX. The device selection is as shown in Figure 3-1.

Series: GW1NDevice: GW1N-9Package: PBGA256

Speed: C6/I5

Part Number: GW1N-LV9PG256C6/I5

Click "Next" until the project creation completed. For the details, please refer to SUG100, Gowin Software User Guide.

Project Wizard Select Device Project Name Specify a target device for your project Select Device Filter Series: GW1N ▼ Device: GW1N-9 Package: PBGA256 C6/I5 Part Number Package Speed GW1N-UV9PG256C6/I5 GW1N-9 PBGA256 < Back Next > Cancel

Figure 3-1 Create a New Project

After the project is created, the impl and src folders are generated under the project creation path, as shown in Figure 3-2. impl contains synthesis and PnR files and src contains the source files.

SUG918-1.1E 3(36)

Figure 3-2 Project Directory



#### 3.1.2 Generate MIPI D-PHY IP

Click "Tools > IP Core Generator" to open the IP Core Generator interface. Double-clicking on "Interface and Interconnect > MIPI RX" to open the IP Customization interface to configure as required. The MIPI RX configuration in this design is shown in Figure 3-3. Then click "OK" to generate MIPI RX IP.

Figure 3-3 MIPI RX Configuration



After generation, IP design files and simulation files are generated under IP creation path, as shown in Figure 3-4.

- v file is IP design file, encrypted;
- \_tmp.v is IP design template file;
- .vo file is IP simulation model file, unencrypted;
- .ipc file is IP configuration file. The user can load the file to modify the configuration.
- temp contains the files required to generate the IP.

SUG918-1.1E 4(36)

 The doc, model, sim, and tb contain the simulation files: readme text, simulation model, simulation script, and testbench.

#### Note!

At present, Gowin software has not provided simulation files for some IPs. IP directory is subject to IP Core Generator in use.

Figure 3-4 MIPI RX IP Directory

| Name              | Date modified    | Туре        | Size   |
|-------------------|------------------|-------------|--------|
| doc               | 9/9/2020 4:59 PM | File folder |        |
| model             | 5/7/2020 3:38 PM | File folder |        |
| sim               | 5/7/2020 3:38 PM | File folder |        |
| tb                | 5/7/2020 3:40 PM | File folder |        |
| temp              | 9/9/2020 4:57 PM | File folder |        |
| DPHY_RX_TOP.ipc   | 9/9/2020 4:57 PM | IPC File    | 1 KB   |
| DPHY_RX_TOP.v     | 9/9/2020 4:58 PM | V File      | 472 KB |
| DPHY_RX_TOP.vo    | 9/9/2020 4:59 PM | VO File     | 860 KB |
| DPHY_RX_TOP_tmp.v | 9/9/2020 4:58 PM | V File      | 3 KB   |

Double-click MIPI TX to open the IP Customization interface to configure as required. The MIPI TX configuration in this design is shown in Figure 3-5. Then click "OK" to generate MIPI TX IP.

Figure 3-5 MIPI TX Configuration



After MIPI RX and MIPI TX IPs generated, the Design window is as shown in Figure 3-6.

SUG918-1.1E 5(36)

Figure 3-6 Design Window



#### 3.1.3 Load File

In order to test MIPI RX and MIPI TX, it needs to create or load some design files, as shown in Figure 3-7.

Figure 3-7 Load Files



#### 3.1.4 RTL Schematic

After the source file is loaded, you can view the design schematic by

SUG918-1.1E 6(36)

clicking "Tools > Schemetic Viewer" to help you better understand the logic. For details, see <u>SUG100</u>, Gowin Software User Guide.

## 3.2 Synplify Pro for Synthesis

#### 3.2.1 Parameter Configuration

Select "Process > Synthesize > Configuration" to open Configurations to configure parameters. For further details about the configuration, refer to the SynplifyPro documents under the Gowin installation directory: installPath\SynplifyPro\doc.

This design uses Synplify Pro to synthesize. Top module/entity is DPHY\_TOP. Number of Critical Paths and Number of Start/End Points are both set to 0, as shown in Figure 3-8.

Synthesize General Synthesis Tool: Symplify Pro GowinSymthesis Top Module/Entity: DPHY\_TOP Include Path: . . . Symplify Pro Category: All Reset all to default Label Value Frequency Auto Use Clock Period for Unconstrainted IO False Fanout Guide 10000 Disable I/O Insertion False Update Compile Point Timing Data False Read Write Check on RAM True Annotated Properties for Analyst True Resolve Mixed Drivers False FSM Compiler True Resource Sharing True **Pipelining** True Retiming False Write Vendor Constraint File True Number of Critical Paths 0 Number of Start/End Points 0

Figure 3-8 Synthesis Parameters Configuration

In addition, you can add some attributes and instructions to the source file to control synthesis. For the details, see the SynplifyPro documents

SUG918-1.1E 7(36)

under the Gowin software installation directory and the path is installPath\SynplifyPro\doc. As shown in Figure 3-9, in this design, a specific net is retained without optimization during the synthesis by using the/\* synthesis syn\_keep=1 \*/ attribute

Figure 3-9 Attributes and Instructions of Synplify Pro

```
417 'ifdef GEN MIPI RX 16
418
       reg [63:0] data in;
419
       reg [15:0] data0, data1, data2, data3;
420
       reg [15:0] dout, dout1;
421
       reg
            [15:0] data cntr;
422
       reg hactive flag RX;
423
424
      wire [1:0] lp clk out, lp data0 out;
       wire [1:0] lp data1 out, lp data2 out, lp data3 out;
425
426
427
      wire [15:0] data out3, data out2, data out1, data out0;
428
       wire D0 delay, D1 delay, D2 delay, D3 delay;
        reg [63:0] data out reg;
429
       wire clk_byte_out/* synthesis syn_keep=1 */;
430
431
        wire sclk tx ;
432 `endif
```

#### 3.2.2 Synthesize

After parameters configuration, it can synthesize.

Double-click "Synthesize" in Process window to synthesize as shown in Figure 3-10. When the icon changes to " ", you can double-click Synthesis Report to view the report and double-click Netlist File to view the netlist file.

Figure 3-10 Synthesize Completed



SUG918-1.1E 8(36)

3 Quick Start 3.3 Physical Constraints

After synthesis, synthesize folder is generated under \impl path. The folder contains all the files and folders generated in synthesis, as shown in Figure 3-11. The netlist file and report are placed in the rev\_1 folder.

Figure 3-11 Synthesize Directory

| Date modified     | Туре                                                                             | Size                                                                                                                         |
|-------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 5/28/2020 2:51 PM | File folder                                                                      |                                                                                                                              |
| 5/28/2020 2:51 PM | PRJ File                                                                         | 2 KB                                                                                                                         |
| 5/28/2020 2:51 PM | Text Document                                                                    | 3 KB                                                                                                                         |
| 5/28/2020 2:51 PM | TCL File                                                                         | 1 KB                                                                                                                         |
| 5/28/2020 2:35 PM | CFG File                                                                         | 1 KB                                                                                                                         |
|                   | 5/28/2020 2:51 PM<br>5/28/2020 2:51 PM<br>5/28/2020 2:51 PM<br>5/28/2020 2:51 PM | 5/28/2020 2:51 PM File folder<br>5/28/2020 2:51 PM PRJ File<br>5/28/2020 2:51 PM Text Document<br>5/28/2020 2:51 PM TCL File |

#### Note!

If you use GowinSynthesis to synthesize, gwsynthesis folder is generated under \impl path. This folder contains all the files generated in synthesis.

### 3.3 Physical Constraints

After synthesis, you can use FloorPlanner or write manually to add physical constraints. In this design, FloorPlanner is selected. For more details, please refer to the <u>SUG935</u>, Gowin Design Physical Constraints User Guide

#### 3.3.1 Create New Physical Constraints

Click "Process > User Constraints > FloorPlanner" to open FloorPlanner, which supports I/O, Primitive, Group physical constraints. This design only adds I/O constraints and uses it as an instance.

You can create I/O constraints in I/O Constraints window. Drag the port row to be constrained in the Netlist or I/O Constraints window to a specific location in the Package View or Chip Array view. After finished, the port location displays in the IOB, as shown in Figure 3-12.

SUG918-1.1E 9(36)

3 Quick Start 3.3 Physical Constraints

Figure 3-12 I/O Constraints



After constraints finished, click "Save" to generate physical constraints files as shown in Figure 3-13.

SUG918-1.1E 10(36)

3 Quick Start 3.4 Timing Constraint

Figure 3-13 Physical Constraints Display



In PnR, if there is no physical constraints file, the PnR will be automatically generated. If there is a physical constraint file, the PnR will be generated according to the physical constraints file.

#### 3.3.2 Modify Physical Constraints

After physical constraints files generated, you can modify the constraints by FloorPlanner. Click "Save"to finish.

# 3.4 Timing Constraint

After synthesis, you can use Timing Constraints Editor or write manually to add timing constraints. In this design, Timing Constraints Editor is selected. For more details, please refer to <u>SUG101</u>, Gowin Design Timing Constraints Guide.

#### 3.4.1 Create New Timing Constraints

Click "Process > User Constraints > Timing Constraints Editor" to open Timing Constraints Editor, which supports clock, I/O and timing report constraints. This design adds clock and timing report constraints and uses them as instances.

#### **Clock Constraints**

Select "Timing Constraints > Clocks" and right-click to select "Create Clock" as shown in Figure 3-14. The constraints are as follows:

Clock name: clk\_rx

SUG918-1.1E 11(36)

3 Quick Start 3.4 Timing Constraint

• Period: 10

• Rising: 0

• Falling: 5

 Source Object: get\_pins {u\_DPHY\_RX\_TOP/DPHY\_RX\_INST/u\_idesx8/Inst3\_CLKDIV/CLKOU T}

#### Figure 3-14 Clock Constraints



#### **Timing Report Constraint**

Select "Timing Constraints > Report > Report Timing" and right-click to select "Create Report". You can configure parameters in Report Timing dialog box. The setup max. path is 100 as shown in Figure 3-15.

SUG918-1.1E 12(36)

3 Quick Start 3.4 Timing Constraint

**Figure 3-15 Timing Report Constraints** 



After constraints finished, click "Save" to generate timing constraints as shown in Figure 3-16.

Figure 3-16 Timing Constraints Display



In PnR, if there is no timing constraints file, the PnR will be automatically generated. If there is a timing constraint file, the PnR will be generated according to the timing constraints file.

#### 3.4.2 Modify Timing Constraints

After timing constraints files generated, you can modify the constraints by Timing Constrains Editor. Click "Save" to finish.

SUG918-1.1E 13(36)

# 3.5 GAO Configuration

After synthesis, you can create GAO config file to capture data and verify the design. Gowin software provides Standard Mode GAO and Lite Mode GAO. For the usage, see <a href="SUG114">SUG114</a>, Gowin Analyzer Oscilloscope User Guide.

This design uses Standard Mode GAO and takes it as an instance.

#### 3.5.1 Create Standard Mode GAO Config File

Select "Design > Design > New File..." to open "New" dialog box, and select "GAO Config File" in "New" as shown in Figure 3-17. Click "OK". Select For Post-Synthesis Netlist in Type, Standard in Mode. Click "Next". The file name is MIPI\_RX\_TX. Then click "Next" until finished.

Figure 3-17 Create GAO Config File



### 3.5.2 Configure Standard Mode GAO

After file created, you can configure AO, trigger options and capture options. The trigger options include match unit, trigger port, match type and expressions; The capture options include sample clock, capture, capture utilization and capture signals. In this design the AO is 1 and the trigger options and capture options configuration are shown in Figure 3-18 and Figure 3-19.

SUG918-1.1E 14(36)

Core O Trigger Options Capture Options Trigger Ports Match Units Expressions Static Dynam ■ Trigger Port 0 Function Counter Value ^ Match Unit Trigger Port Match Type ready\_c 1 M0 Trigger 0 Basic w/edges == Disabled R Trigger Port 1 M1 NONE Basic Disabled Trigger Port 2 == Trigger Port 3 M2 NONE Basic Disabled Trigger Port 4 NONE Disabled Trigger Port 5 M3 Basic == Trigger Port 6 M4 NONE Basic == Disabled Trigger Port 7 Trigger Port 8 M5 NONE Basic == Disabled Trigger Port 9 M6 NONE Basic Disabled == Trigger Port 10 Trigger Port 11 M7 NONE Basic == Disabled Trigger Port 12 M8 NONE Disabled Basic == Trigger Port 13 Trigger Port 14 M9 NONE Basic == Disabled Trigger Port 15 M10 NONE Basic Disabled

Figure 3-18 Trigger Options Configuration

Figure 3-19 Capture Options Configuration



After configuration, click "Save" to finish and the design window is as shown in Figure 3-20.

SUG918-1.1E 15(36)



Figure 3-20 GAO Config File Display

# 3.6 GPA Configuration

After synthesis, you can create GPA config file to analyze power. For the usage, please refer to <u>SUG282</u> Gowin Power Analyzer User Guide.

#### 3.6.1 Create GPA Config File

Select "Design > Design > New File..." to open "New" dialog box, and select "GPA Config File" in "New" as shown in Figure 3-21. Click "OK". The file name is MIPI\_RX\_TX, and the file is under src by default. Then click "OK" to finish.

SUG918-1.1E 16(36)





#### 3.6.2 Configure GPA

After GPA config file created, configure General Setting, Rate Setting and Clock Setting.

- General Setting includes the parameters of chip, package, speed grade, temperature grade, thermal impedance, and voltage;
- Rate Setting is used to configure signal transition rate. You can set transition rate of IO or Net, or use the default value;
- Clock Setting is used to configure clock and enable features of B-SRAM, I/O and DFF.

#### **General Setting**

In this design, the general setting is configured as follows: commercial temperature, 25  $^{\circ}$ C ambient temperature, no heat sink, VCCX 3.3V and VCC 1.2V, as shown in Figure 3-22.

SUG918-1.1E 17(36)



**Figure 3-22 General Setting Configuration** 

#### **Rate Setting**

In this design, the transition rate of clkx2 and clkx2x4 is 50% and the remaining signals use the default value, as shown in Figure 3-23.

SUG918-1.1E 18(36)



Figure 3-23 Rate Setting Configuration

#### **Clock Setting**

In this design, the clock is created in the timing analysis. The clock enable and read/write enable of pROM used in this design is specified by B-SRAM. The rest are not set, as shown in Figure 3-24.

SUG918-1.1E 19(36)



Figure 3-24 Clock Setting Configuration

After configuration, click "Save" to finish and the design window display is as shown in Figure 3-25.

SUG918-1.1E 20(36)

3 Quick Start 3.7 Place & Route





In PnR, if there is no GPA config files, the PnR will be automatically generated. If there is a GPA config file, the PnR will be generated according to the GPA config file.

#### 3.7 Place & Route

After synthesis and the creation of physical constraints files, timing constraints file, GAO config file, GPA config file as required, you can start PnR.

#### 3.7.1 Parameters Configuration

Select "Process > Place & Route > Configuration" to open Configurations to configure General, Dual-Purpose and Bitstream. For the details, see <u>SUG100</u>, Gowin Software User Guide.

In this design, Generate SDF File, Generate Post-Place File and Generate Post-PNR Simulation Model File are configured to True. Place input register to IOB, Place output register to IOB and Place inout register to IOB are configured to False. The rest use default value, as shown in Figure 3-26.

SUG918-1.1E 21(36)

3 Quick Start 3.7 Place & Route



**Figure 3-26 Parameters Configuration** 

#### 3.7.2 Run PnR

After parameters configuration, it can run PnR.

Double-click Place & Route in Process window to start PnR based on physical constraints, timing constraints, GAO config, GPA config. After PnR, the icon before the Place & Route changes to " , as shown in Figure 3-27.

SUG918-1.1E 22(36)

3 Quick Start 3.7 Place & Route

Figure 3-27 Place & Route Completed



After PnR, the pnr folder is generated under the project creation path \impl, as shown in Figure 3-28. The folder contains all the files generated in PnR, including the bitstream file, the netlist file after PnR, and the output reports. For the details, refer to 3.11 Output Files.

Figure 3-28 PnR Directory

| Name                       | Date modified    | Туре              | Size     |
|----------------------------|------------------|-------------------|----------|
| ao_0.fs                    | 9/9/2020 5:06 PM | FS File           | 3,476 KB |
|                            | 9/9/2020 5:05 PM | DO File           | 1 KB     |
| device.cfg                 | 9/9/2020 5:05 PM | CFG File          | 1 KB     |
| MIPI_RX_TX.db              | 9/9/2020 5:06 PM | Data Base File    | 42 KB    |
| MIPI_RX_TX.log             | 9/9/2020 5:06 PM | Text Document     | 3 KB     |
| MIPI_RX_TX.pin.html        | 9/9/2020 5:06 PM | HTML Document     | 60 KB    |
| MIPI_RX_TX.power.html      | 9/9/2020 5:06 PM | HTML Document     | 10 KB    |
| MIPI_RX_TX.rpt.html        | 9/9/2020 5:06 PM | HTML Document     | 67 KB    |
| MIPI_RX_TX.rpt.txt         | 9/9/2020 5:06 PM | Text Document     | 50 KB    |
| MIPI_RX_TX.sdf             | 9/9/2020 5:06 PM | SDF File          | 2,668 KB |
| MIPI_RX_TX.timing_paths    | 9/9/2020 5:06 PM | TIMING_PATHS File | 39 KB    |
| MIPI_RX_TX.tr.html         | 9/9/2020 5:06 PM | HTML Document     | 1 KB     |
| MIPI_RX_TX.vo              | 9/9/2020 5:06 PM | VO File           | 1,105 KB |
| MIPI_RX_TX_tr_cata.html    | 9/9/2020 5:06 PM | HTML Document     | 9 KB     |
| MIPI_RX_TX_tr_content.html | 9/9/2020 5:06 PM | HTML Document     | 1,192 KB |

SUG918-1.1E 23(36)

3 Quick Start 3.8 Timing Optimization

If the project contains the GAO config file, after PnR, gao file is generated under the project creation path \impl, as shown in Figure 3-29:

- ao\_0 contains the parameter files and synthesis results of AO.
- ao\_control contains the parameter files and synthesis results of the control AO.
- gao.v is the netlist file after GAO synthesis, encrypted.

#### Figure 3-29 GAO Directory

| Name       | Date modified     | Туре        | Size   |
|------------|-------------------|-------------|--------|
| ao_0       | 5/29/2020 9:19 AM | File folder |        |
| ao_control | 5/29/2020 9:19 AM | File folder |        |
| gao.v      | 5/29/2020 9:19 AM | V File      | 318 KB |

# 3.8 Timing Optimization

After PnR, you can use FloorPlanner to modify physical constraints and key path to help users realize timing closure to achieve timing optimization. For more details, see <u>SUG935</u>, Gowin Design Physical Constraints User Guide

It needs posp and timing path files for timing optimization when using FloorPlanner, and these two files are automatically generated in PnR.

#### 3.8.1 Timing Analysis

After PnR, timing report will be generated. If the max. frequency does not meet requirements, as shown in Figure 3-30, the timing can be optimized by FloorPlanner.

Figure 3-30 Max. Frequency



#### 3.8.2 Adjust Key Path

Start FloorPlanner and load posp and timing paths files, the setup and hold of timing path in Netlist window is as shown in Figure 3-31. It can highlight a path by changing "Chip Array" to "Show Place View > All Instance" as shown in Figure 3-32.

SUG918-1.1E 24(36)

3 Quick Start 3.8 Timing Optimization

Figure 3-31 Timing Path



SUG918-1.1E 25(36)

3 Quick Start 3.9 Download Bitstream

Ports(37)
Primitives(2
Nets(2907)
Module Timing Paths Ī rup
Path\_1 (Slack:-1.223 Arrive:12.889 Require:11.666)
Path\_2 (Slack:-1.11 Arrive:12.775 Require:11.666)
Path\_3 (Slack:-1.033 Arrive:12.699 Require:11.666)
Path\_4 (Slack:-1.019 Arrive:12.685 Require:11.666) 

Figure 3-32 Timing Path Highlighted

After adjustment, click "Save" to finish as shown in Figure 3-33. After this adjustment, the timing optimization can be continued if the max. frequency still does not meet the design requirements.

Ports(37)
Primitives(2
Nets(2907) | Nortical Ĭ 

Figure 3-33 Timing Path Adjusted

Project Netlist

## 3.9 Download Bitstream

After optimization, the design can meet the timing requirements. Place & route to generate the bitstream file and download with Programmer to verify the design. For the usage, please see <u>SUG502</u>, Gowin Programmer User Guide.

Select "Process > Program Device" to open Programmer, and the

SUG918-1.1E 26(36) programmer automatically identifies the bitstream file. After the development board ready, click "Program/Configure"to download the bitstream to the development board. It is finished as shown in Figure 3-34.

Figure 3-34 Programmer



# 3.10 GAO Captures Data

After the bitstream is downloaded, GAO can verify the design. For the usage, refer to the <u>SUG114</u>, Gowin Analyzer Oscilloscope User Guide.

Click the GAO icon in the Gowin Software toolbar to open the GAO interface, which automatically identifies the GAO config file, as shown in Figure 3-35.

Figure 3-35 GAO Interface



SUG918-1.1E 27(36)

3 Quick Start 3.11 Output Files

Click Start icon in the GAO interface to capture data. After finished, GAO interface generates a window to display the waveform, as shown in Figure 3-36. The window supports cursor, zoom-out and so on, so as to facilitate the user to analyze the data.



Figure 3-36 GAO Waveform Display

# 3.11 Output Files

#### 3.11.1 Place&Route Report

The Place&Route Report describes the resource, memory consumption, time consumption, etc. occupied by the user design, with the file suffix .rpt.html. Check the \*.rpt.html file for further details.

Double-click "Place & Route Report" in the Process View to open Place & Route report, as shown in Figure 3-37.

For the details, refer to 6.2 Place & Route Report of <u>SUG100</u> Gowin Software User Guide.



Figure 3-37 Place & Route Report

SUG918-1.1E 28(36)

3 Quick Start 3.11 Output Files

#### 3.11.2 Ports and Pins Report

The Ports and Pins Report is the ports and pins files after placement. It includes ports type, attributes, and locations, etc. The generated file is saved with the .pin.html suffix. Check the .pin.html file for further details.

Double-click Ports & Pins Report in the Process View to open Ports & Pins Report, as shown in Figure 3-38.

For the details, refer to 6.3 Ports & Pins Report of <u>SUG100</u> Gowin Software User Guide.



Figure 3-38 Ports & Pins Report

# 3.11.3 Timing Report

The timing report is available in web format and text format. The default is web format.

The Timing report includes set-up time check, hold-time check, restoring time check, removal time check, min. clock pulse check, max. fan out path, Place & Route congestion report, etc. by default. The timing report also includes the max. frequency report.

Double-click Timing Analysis Report in the Process View to open the timing analysis report for the project, as shown in Figure 3-39.

For the details, please refer to <u>SUG940</u>, Gowin Design Timing Constraints User Guide.

SUG918-1.1E 29(36)

Timing Messages Design Summary ■ User Constraints **Timing Messages** STA Tool Run St FloorPlanner Report Title Timing Constraints Editor Clock Summary Gowin Timing Analysis Report Max Frequency 5 Design File E:\IDE\MIPI\_RX\_TX\jmpl\synthesize\rev\_1\MIPI\_RX\_TX.vm ■ Synthesize Physical Constraints File E:\IDE\MIPI\_RX\_TX\src\MIPI\_RX\_TX.cst Synthesis Report Total Negative S Timing Constraint File E:\IDE\MIPI RX TX\src\MIPI RX TX.sdc Netlist File ▶ Timing Details GOWIN version 🛮 🕗 Place & Route Path Slacks Tabl Part Number GW1N-LV9PG256C6/I5 ➤ Setup Paths Ti Device GW1N-9 Timing Analysis Report Setup Paths Mon Sep 07 16:56:05 2020 Ports & Pins Report Legal Announcement Copyright (C)2014-2020 Gowin Semiconductor Corporation. All rights reserved. Power Analysis Report Hold Paths Tal Program Device Removal Path **Timing Summaries** Minimum Pulse STA Tool Run Summary: → Timing Report B Setup Delay Model ► Setup Analysis Slow 1.14V 85C Setup Analy Hold Delay Model Fast 1.26V 0C Numbers of Paths Analyzed Hold Analysis Numbers of Endpoints Analyzed 3982 Numbers of Falling Endpoints Numbers of Setup Violated Endpoints 0 Removal Analy Numbers of Hold Violated Endpoints 0 Design Process Hierarchy MIPI\_RX\_TX.tr.html

**Figure 3-39 Timing Report** 

#### 3.11.4 Power Analysis Report

The Power Analysis Report helps you evaluate the basic power consumption of your design.

Double-click Power Analysis Report in the Process View to open the power analysis report as shown in Figure 3-40.

For the details, please refer to chapter 4 Power Analysis Report of <u>SUG282</u>, Gowin Power Analysis User Guide.

Figure 3-40 Power Analysis Report

Process
Design Summary
Design Summary
Design Summary
Design Summary



# 3.12 File Encryption

# 3.12.1 Source File Encryption

When you need to encrypt and protect source files, you can encrypt the selected module and its sub module through Hierarchy window, as shown in Figure 3-41. For details, see <u>SUG100</u> Gowin Software User Guide.

SUG918-1.1E 30(36)

Figure 3-41 Hierarchy Window



Take module DPHY\_TOP as an example to introduce the file encryption.

You can right-click DPHY\_TOP in the Hierarchy window and select "Pack User Design" in the right-click list to open the window, as shown in Figure 3-42.

SUG918-1.1E 31(36)



Figure 3-42 Pack User Design Window

Select GowinSynthesis and the Target Top Module displays DPHY\_TOP. Click "Pack" to start encryption. The relevant information will be printed in the Output window.

After the encryption, two files are generated under the destination path (E:\IDE\MIPI\_RX\_TX\src\DPHY\_TOP\_pack): DPHY\_TOP\_gowin.vp and DPHY\_TOP\_sim.v.

- DPHY\_TOP\_gowin.vp: Encrypted files;
- DPHY\_TOP\_sim.v: flatted synthesized plaintext netlist filethat can be used for simulation.

# 3.12.2 Simulation File Encryption

The simulation file provided by Gowin is plaintext. In order to protect the simulation file, it can be encrypted by using third-party simulation software, such as Modelsim and vcs. Here it uses DPHY\_TOP\_sim.v as an example to introduce the encryption.

#### **Encryption by Modelsim**

When using modelsim, the steps to encrypt the simulation file are as follows:

SUG918-1.1E 32(36)

1. Add macro `protect and `endprotect before and after the encrypted in the simulation file DPHY\_TOP\_sim.v;

- 2. Run command: Vlog +protect DPHY\_TOP\_sim.v;
- 3. After running the command, DPHY\_TOP\_sim.vp is generated in the work library, which is DPHY\_TOP\_sim.v encrypted file that can be used for modelsim simulation.

#### **Encryption by vcs**

When using vcs, the steps to encrypt the simulation file are as follows:

- Add macro `protect128 and `endprotect128 before and after the encrypted in the simulation file DPHY\_TOP\_sim.v;
- 2. Run command: Vcs +v2k -protect128 DPHY\_TOP\_sim.v;
- 3. After running the command, DPHY\_TOP\_sim.vp is generated under the current path, which is DPHY\_TOP\_sim.v encrypted file that can be used for vcs simulation.

SUG918-1.1E 33(36)

4 Tcl 4.1 Tcl Edit Window

4 Tcl

It has introduced the usage of dsign GUI. The Gowin software also provides tcl for some settings. Taking MIPI design as an example, it introduces the usage of tcl. For the details, see Appendix A of <u>SUG100</u> Gowin Software User Guide.

#### 4.1 Tcl Edit Window

At the bottom of the Console is the tcl edit window, where you can enter the tcl command and press Enter to run, as shown in Figure 4-1.

Figure 4-1 tcl Edit Window



# 4.2 Tcl Quick Start

#### 4.2.1 rm file

rm\_file is used to remove files. Here it will introduce tcl to remove the files from the project.

Remove ROM549X17.v and DPHY\_TOP.v rm\_file src/ROM549X17.v src/DPHY\_TOP.v

After running the command, the Console will display the prompt for removing files, and these two files will not appear in the Design window.

#### 4.2.2 add\_file

add\_file is used to add files. Here it will introduce tcl to add the remved files to the project.

Add ROM549X17.v and DPHY\_TOP.v

SUG918-1.1E 34(36)

4 Tcl 4.2 Tcl Quick Start

add\_file src/ROM549X17.v src/DPHY\_TOP.v

After running the command, the Console will display the prompt for adding files, and these two files will appear in the Design window.

#### 4.2.3 set file enable

set\_file\_enable is used to set whether a file can be used. Here it will introduce tcl to set DPHY\_TOP.v disable/enable.

Modify DPHY\_TOP.v to disable

Set\_file\_enable src/DPHY\_TOP.v false

After running the command, the Console will display the prompt for disabling the file and DPHY\_TOP.v file is grayed out in Design window.

Modify DPHY\_TOP.v to enable

Set\_file\_enable src/DPHY\_TOP.v true

After running the command, the Console will display the prompt for enabling the file and DPHY\_TOP.v file is available in Design window.

#### 4.2.4 set\_option

set\_option is used to set options in the project. Here it will introduce tol to configure synthesis and PnR parameters.

- Select Synplify Pro
  - set\_option -synthesis\_tool synplify\_pro
- Set TOP Module/Entity to DPHY\_TOP
  - set\_option -top\_module DPHY\_TOP
- Set Number of Critical Paths to 0
  - set\_option -num\_critical\_paths 0
- Set Number of Start/End Points to 0
  - set\_option -num\_startend\_points 0
- Set Generate SDF File to True
  - set\_option -gen\_sdf 1
- Set Generate Post-Place File to True
  - set\_option -gen\_posp 1
- Set Generate Post-PNR Simulation Model File to True
  - set\_option -gen\_sim\_netlist 1
- Set Place input register to IOB to False
  - set\_option -ireg\_in\_iob 0
- Set Place output register to IOB to False
  - set\_option -oreg\_in\_iob 0
- Set Place inout register to IOB to False
  - set\_option -ioreg\_in\_iob 0

SUG918-1.1E 35(36)

4 Tcl 4.2 Tcl Quick Start

#### 4.2.5 run

Run is used to run a flow or all flows. Here it will introduce tcl to run synthesis and PnR flows.

Run synthesis Run syn

Run PnR

Run pnr

#### 4.2.6 set device

set\_device is used to set the target device. Here it will introduce tcl to set GW1N-9C, GW1N-LV9PG256C6/I5 as the target device.

Set GW1N-9C, GW1N-LV9PG256C6/I5 as the target device.

Set\_device -name GW1N-9C GW1N-LV9PG256C6/I5

After running the command, the Console will display the device.

#### **4.2.7** saveto

saveto is used to save the current data to the tcl script, including device, design files, and flow options. Here it will introduce tcl to save the data.

Save the current data to mipi.tcl

saveto mipi.tcl

After running the command, the mipi.tcl file is generated in the path where the project files are located.

SUG918-1.1E 36(36)

